Fault Tolerant System for FPGA Using Simulation Based Fault Injection Technique

被引:0
|
作者
Admane, Nikhila C. [1 ]
Rotake, Dinesh R. [2 ]
机构
[1] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Nagpur 440028, Maharashtra, India
[2] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Dept Elect & Telecommun Engn, Nagpur 440028, Maharashtra, India
关键词
Fault-tolerance; FPGA; partial reconfiguration; run-time reconfiguration (RTR); self-repair; single-event-upset (SEU); Triple-modular redundancy (TMR); RECONFIGURATION; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field Programmable Gate Array (FPGA) devices provide high capability in implementing complicated system. The downside of this technology is that it is vulnerable to radiation, and this sensitivity will increase with technology scaling. The improvement of single-event upsets (SEUs) throughout standard or sensible redundancy may be an ancient approach for turning out with fault-tolerant systems; on the other hand, even in several redundant systems, SEUs can lead to system failure if they occur at identical time. We have a tendency to work with a run-time reconfiguration strategy to beat failures caused by unidirectional SEUs occurring at identical time in every forefront and surplus module. The planned style is collection of addition tiles containing computation cells and equivalent hot-spares. The variety of fault injection technique exists but, we find that the simulation-based fault injection way is best suited for SRAM as it provides the maximum amount of controllability and observability. As a result, the planned fault tolerant system uses the simulation primarily based fault injection technique so as to inject SEU at intervals the configuration memory.
引用
收藏
页码:855 / 859
页数:5
相关论文
共 50 条
  • [21] Validating fault tolerant designs using Laser Fault Injection (LFI)
    Samson, JR
    Moreno, W
    Falquez, F
    1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, : 175 - 183
  • [22] Reconfigurable Fault Tolerant Processor on a SRAM based FPGA
    Shashidhara, Bhargav
    Jadhav, Shrikant
    Kim, Young Soo
    2020 IEEE INTERNATIONAL CONFERENCE ON ELECTRO INFORMATION TECHNOLOGY (EIT), 2020, : 151 - 154
  • [23] Fault-tolerant FPGA-based systems
    Elshafey, K
    Hlavicka, J
    COMPUTING AND INFORMATICS, 2002, 21 (05) : 489 - 505
  • [24] A technique for transparent fault injection and simulation in VHDL
    Zwolinski, M
    MICROELECTRONICS RELIABILITY, 2001, 41 (06) : 797 - 804
  • [25] Methodology for Fault Tolerant System Design Based on FPGA Into Limited Redundant Area
    Miculka, Lukas
    Straka, Martin
    Kotasek, Zdenek
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 227 - 234
  • [26] Fault injection into VHDL models:: Experimental validation of a fault tolerant microcomputer system
    Gil, D
    Martínez, R
    Busquets, JV
    Baraza, JC
    Gil, PJ
    DEPENDABLE COMPUTING - EDCC-3, 1999, 1667 : 191 - 208
  • [27] Integrated design of fault tolerant control system based on fault tolerant observer
    Tang, X.J.
    Xie, L.
    Ren, Z.
    Xu, D.M.
    2001, Northwestern Polytechnical University (19):
  • [28] Fault tolerant system reliability based on imperfect fault coverage
    Department of Computer Science and Technology, Harbin Institute of Technology, Harbin 150001, China
    Harbin Gongye Daxue Xuebao, 2009, SUPPL. 1 (278-282):
  • [29] Simulation of Fault Injection of Microprocessor System using VLSI Architecture System
    Sharma, Abhay
    Singh, Bhupendra
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2411 - +
  • [30] A Chinese bank check recognition system based on the fault tolerant technique
    Wang, S
    Ma, F
    Xia, SW
    PROCEEDINGS OF THE FOURTH INTERNATIONAL CONFERENCE ON DOCUMENT ANALYSIS AND RECOGNITION, VOLS 1 AND 2, 1997, : 1038 - 1042