A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS

被引:6
|
作者
Lin, Li [1 ]
Ren, Junyan [1 ]
Zhu, Kai [1 ]
Ye, Fan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Micro Nano Elect Innovat Platform, Shanghai 201203, Peoples R China
关键词
Analog-to-digital converter; CMOS analog integrated circuits; Folding; Interpolating;
D O I
10.1007/s10470-008-9222-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 1-GS/s 6-bit two-channel time-interleaved folding and interpolating analog-to-digital converter (ADC) is presented in this article. For low voltage applications, input-connection-improved active interpolating amplifiers and cascaded folding amplifiers have been applied. A single front-end track-and-hold (T/H) circuit is used to avoid the sampling-time mismatches between the channels. When supplied with 1.4 V, the circuit achieves signal-to-noise-plus-distortion ratio (SNDR) of 30.74 dB and spurious free dynamic range (SFDR) of 36.91 dB and consumes a power of 66 mW with 500-MHz input and 1-GS/s sampling rate. Differential nonlinearity (DNL) and integral nonlinearity (INL) are 0.57 and 0.81 LSB, respectively. The figure of merit (FoM) is 1.75 pJ/conversionstep. The ADC circuit is prototyped in 0.13-mu m CMOS process and occupies a core area of 0.45 mm(2).
引用
收藏
页码:71 / 76
页数:6
相关论文
共 50 条
  • [21] Digital Encoding Module Used in a 6-bit 1.33-GS/s Folding and Interpolating ADC
    Dai, Zhiyuan
    Cao, Fubiao
    Ye, Fan
    Ren, Junyan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 909 - 911
  • [22] A 6-bit, 1-GS/s, 9.9-mW, Interpolated Subranging ADC in 65-nm CMOS
    Danjo, Takumi
    Yoshioka, Masato
    Isogai, Masayuki
    Hoshino, Masanori
    Tsukamoto, Sanroku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) : 673 - 682
  • [23] A 5-bit 4.2-GS/s Flash ADC in 0.13-μm CMOS Process
    Lin, Ying-Zu
    Chang, Soon-Jyh
    Liu, Yen-Ting
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (02): : 258 - 268
  • [24] A 1.4-V 25-mW 600-MS/s 6-bit folding and interpolating ADC in 0.13-mu m CMOS
    Lin Li
    Ren Junyan
    Ye Fan
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)
  • [25] A 5-bit interpolating flash ADC in 0.13-μm SiGeBiCMOS
    Chen, Po-Hsin
    Peckerar, Martin
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 161 - +
  • [26] A 6-bit 2 GS/s ADC in 65 nm CMOS
    WANG HaoNan
    WANG Tao
    YAO YuFeng
    WANG Hui
    CHENG YuHua
    ScienceChina(InformationSciences), 2014, 57 (06) : 294 - 298
  • [27] A 6-bit 2 GS/s ADC in 65 nm CMOS
    Wang HaoNan
    Wang Tao
    Yao YuFeng
    Wang Hui
    Cheng YuHua
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (06) : 1 - 5
  • [28] A 6-bit 2 GS/s ADC in 65 nm CMOS
    HaoNan Wang
    Tao Wang
    YuFeng Yao
    Hui Wang
    YuHua Cheng
    Science China Information Sciences, 2014, 57 : 1 - 5
  • [29] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    He Wenwei
    Meng Qiao
    Zhang Yi
    Tang Kai
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [30] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, (08) : 144 - 148