A Novel Low-Power and High-Performance Dual-Loop DLL with Linear Delay Element

被引:8
|
作者
Gharib, M. [1 ]
Abrishamifar, A. [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, IUST, Tehran, Iran
关键词
D O I
10.1109/MWSCAS.2008.4616911
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a dual-loop DLL architecture with linear delay element in analog loop and a monotonic digitally controlled delay element in its digital loop. The proposed architecture is based on two loops, fine loop and coarse loop which is controlled by peripheral circuits such as FSM (Finite State Machine) and lock detector circuit. The ADS simulator is used to verify the circuit design. All of simulations are based upon 0.18 mu m CMOS technology at 1.8V power supply voltage. The simulation results show that the proposed DLL has wide-range operation from 200 to 400 MHz and low-power dissipation and low-jitter performance. Moreover, the rms jitter is as low as 20 ps and the power dissipation is as low as 4.5 mW over the operating frequency range.
引用
收藏
页码:763 / 766
页数:4
相关论文
共 50 条
  • [21] Low-power and High-performance 5:2 Compressors
    Najafi, Amir
    Najafi, Ardalan
    Mirzakuchaki, Sattar
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 33 - 37
  • [22] DIFFERENTIAL CURRENT SWITCH - HIGH-PERFORMANCE AT LOW-POWER
    EICHELBERGER, EB
    BELLO, SE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1991, 35 (03) : 313 - 320
  • [24] NEDA: A low-power high-performance DCT architecture
    Shams, AM
    Chidanandan, A
    Pan, W
    Bayoumi, MA
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (03) : 955 - 964
  • [25] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [26] Designing low-power/high-performance handheld systems
    Ribeiro, M
    ELECTRONIC DESIGN, 1998, 46 (22) : 96H - 96H
  • [27] Trends in high-performance, low-power processor architectures
    Murakami, K
    Magoshi, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (02): : 131 - 138
  • [28] Hybrid dual-threshold design techniques for high-performance processors with low-power features
    Ko, U
    Pua, A
    Hill, A
    Srivastava, P
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 307 - 311
  • [29] A low-power high-performance digital predistorter for wideband power amplifiers
    Manyam V.N.
    Pham D.-K.G.
    Jabbour C.
    Desgreys P.
    Analog Integrated Circuits and Signal Processing, 2018, 97 (03) : 483 - 492
  • [30] Low-voltage, low-power CMOS delay element
    Seoul Natl Univ, Seoul, Korea, Republic of
    IEEE J Solid State Circuits, 7 (966-971):